Show Menu
Hide Menu
Laboratorio di Computer Sciences
Dal Direttore
Organizzazione
Organizzazione del LIP6
Direttori
Servizi amministrativi
IT Service
Consiglio Scientifico
Consiglio di Laboratorio
Bordo
Teaching
Come raggiungerci
Ricerca
Axes & Teams
Pubblicazioni
Progetti
ERC Projects
European Projects
France 2030
Joint Laboratories
ANR Projects
Relazione annuale
Valutazione
Our skills
Works with us
Software
Brevetti
Start-ups
Offerte di lavoro
Rubrica del personale
Colloquio
🔒
📫
🇮🇹
🇫🇷
🇬🇧
🇮🇹
-
Computer Science Laboratory
Sorbonne Universté
Centre National de la Recherche Scientifique
Rubrica del personale
VAUCHER Nicolas
Studenti di dottorato at Sorbonne University -
ASIM
https://www.lip6.fr/production/publications-rapport-fiche.php?RECORD_KEY%28rapports%29=id&id(rapports)=26
Relatore
: Habib MEHREZ
Méthodogie de conception d'architectures VLSI génériques appliquée au traitement numérique
Difesa
: 06/20/1997
Data di partenza : 07/01/1997
Pubblicazioni 1997-1998
Tutti
Articoli su rivista
Comunicazioni
These
1998
M. Aberbour, A. Houelle, H. Mehrez, N. Vaucher, A. Guyot
: “
On portable macrocell FPU generators for division and square root operators complying to the full IEEE-754 standard
”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 6 (1), pp. 114-121, (IEEE) (1998)
1997
N. Vaucher
: “
Méthodogie de conception d’architectures VLSI génériques appliquée au traitement numérique
”, these, difesa 06/20/1997, relatore Mehrez, Habib (1997)
A. Guyot, S.‑J. Abou‑Samra, M. Aberbour, A. Houelle, H. Mehrez, N. Vaucher
: “
Modelling and synthesis of optimal adders under left-to-right input arrival
”, IFIP International Workshop on Logic and Architecture Synthesis (IWLAS'97), Grenoble, France, (IFIP) (1997)
M. Aberbour, A. Houelle, H. Mehrez, N. Vaucher, A. Guyot
: “
A time driven adder generator architecture
”, 9
th
IFIP International Conference on Very Large Scale Integration (VLSI'97), Gramado, RS, Brazil, pp. 453-463, (Springer) (1997)
M. Aberbour, A. Derieux, H. Mehrez, N. Vaucher
: “
Teaching the design of a chip under the Cadence Opus environment using the Alliance cell libraries
”, MSE '97 - IEEE International Conference on Microelectronic Systems Education, Arlington, VA, United States, pp. 81-82, (IEEE Computer Society) (1997)